色哟哟视频在线观看-色哟哟视频在线-色哟哟欧美15最新在线-色哟哟免费在线观看-国产l精品国产亚洲区在线观看-国产l精品国产亚洲区久久

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04808 具有雙環 PLL 的 LMK04800 系列低噪聲時鐘抖動消除器

數據:

產品信息

描述 The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

o4YBAFnLekuAKfuCAAAyDYdlZ0c842.jpg

技術文檔

數據手冊(1) 相關資料(6)
元器件購買 LMK04808 相關庫存

相關閱讀

主站蜘蛛池模板: 日本xxxxxx片免费播放18 | avtt天堂网2014 | 女朋友的妈妈在线观看 | 亚洲中文无码AV在线观看 | 亚洲国产夜色在线观看 | 久久黄色网 | 亚洲中文字幕手机版 | 三级叫床震大尺度视频 | 亚洲中文热码在线视频 | 琪琪电影午夜理论片77网 | china年轻小帅脸直播飞机 | 久久天天综合 | 日韩美女爱爱 | 亚洲免费在线 | 免费A级毛片无码无遮挡内射 | 欧美日韩亚洲一区二区三区在线观看 | 亚洲精品国产在线观看 | 四虎国产精品永久免费入口 | av在线观看网站免费 | 久久精品成人免费看 | 花蝴蝶在线高清视频观看免费播放 | 国产在线观看网址你懂得 | FERRCHINA内入内射| 国产成人综合95精品视频免费 | 秋霞电影伦网理最新在线看片 | 99视频精品在线 | 国产三级视频在线 | 37pao成人国产永久免费视频 | 色偷偷影院 | 小SB几天没做SAO死了H | 飘雪韩国在线观看免费高清完整版 | 交video| 欧美 日韩 亚洲 在线 | 友田真希息与子中文字幕 | 日本人添下面的全过程 | 饥渴难耐的浪荡艳妇在线观看 | 琪琪电影午夜理论片77网 | 亚洲国产中文字幕在线视频综合 | 日韩亚洲视频一区二区三区 | 在线 无码 中文 强 乱 | 亚洲精品久久99蜜芽尤物TV |