資料介紹
54LS161A/DM54LS161A/DM74LS161A,
54LS163A/DM54LS163A/DM74LS163A
Synchronous 4-Bit Binary Counters
General Description
These synchronous, presettable counters feature an internal
carry look-ahead for application in high-speed counting
designs. The LS161A and LS163A are 4-bit binary counters.
The carry output is decoded by means of a NOR gate, thus
preventing spikes during the normal counting mode of operation.
Synchronous operation is provided by having all flipflops
clocked simultaneously so that the outputs change coincident
with each other when so instructed by the countenable
inputs and internal gating. This mode of operation
eliminates the output counting spikes which are normally
associated with asynchronous (ripple clock) counters. A
buffered clock input triggers the four flip-flops on the rising
(positive-going) edge of the clock input waveform.
These counters are fully programmable; that is, the outputs
may be preset to either level. As presetting is synchronous,
setting up a low level at the load input disables the counter
and causes the outputs to agree with the setup data after
the next clock pulse, regardless of the levels of the enable
input. The clear function for the LS161A is asynchronous;
and a low level at the clear input sets all four of the flip-flop
outputs low, regardless of the levels of clock, load, or enable
inputs. The clear function for the LS163A is synchronous;
and a low level at the clear inputs sets all four of the
flip-flop outputs low after the next clock pulse, regardless of
the levels of the enable inputs. This synchronous clear allows
the count length to be modified easily, as decoding the
maximum count desired can be accomplished with one external
NAND gate. The gate output is connected to the clear
input to synchronously clear the counter to all low outputs.
The carry look-ahead circuitry provides for cascading counters
for n-bit synchronous applications without additional
gating. Instrumental in accomplishing this function are two
count-enable inputs and a ripple carry output.
Both count-enable inputs (P and T) must be high to count,
and input T is fed forward to enable the ripple carry output.
The ripple carry output thus enabled will produce a high-level
output pulse with a duration approximately equal to the
high-level portion of the QA output. This high-level overflow
ripple carry pulse can be used to enable successive cascaded
stages. High-to-low level transitions at the enable P or T
inputs may occur, regardless of the logic level of the clock.
These counters feature a fully independent clock circuit.
Changes made to control inputs (enable P or T or load) that
will modify the operating mode have no effect until clocking
occurs. The function of the counter (whether enabled, disabled,
loading, or counting) will be dictated solely by the
conditions meeting the stable set-up and hold times.
54LS163A/DM54LS163A/DM74LS163A
Synchronous 4-Bit Binary Counters
General Description
These synchronous, presettable counters feature an internal
carry look-ahead for application in high-speed counting
designs. The LS161A and LS163A are 4-bit binary counters.
The carry output is decoded by means of a NOR gate, thus
preventing spikes during the normal counting mode of operation.
Synchronous operation is provided by having all flipflops
clocked simultaneously so that the outputs change coincident
with each other when so instructed by the countenable
inputs and internal gating. This mode of operation
eliminates the output counting spikes which are normally
associated with asynchronous (ripple clock) counters. A
buffered clock input triggers the four flip-flops on the rising
(positive-going) edge of the clock input waveform.
These counters are fully programmable; that is, the outputs
may be preset to either level. As presetting is synchronous,
setting up a low level at the load input disables the counter
and causes the outputs to agree with the setup data after
the next clock pulse, regardless of the levels of the enable
input. The clear function for the LS161A is asynchronous;
and a low level at the clear input sets all four of the flip-flop
outputs low, regardless of the levels of clock, load, or enable
inputs. The clear function for the LS163A is synchronous;
and a low level at the clear inputs sets all four of the
flip-flop outputs low after the next clock pulse, regardless of
the levels of the enable inputs. This synchronous clear allows
the count length to be modified easily, as decoding the
maximum count desired can be accomplished with one external
NAND gate. The gate output is connected to the clear
input to synchronously clear the counter to all low outputs.
The carry look-ahead circuitry provides for cascading counters
for n-bit synchronous applications without additional
gating. Instrumental in accomplishing this function are two
count-enable inputs and a ripple carry output.
Both count-enable inputs (P and T) must be high to count,
and input T is fed forward to enable the ripple carry output.
The ripple carry output thus enabled will produce a high-level
output pulse with a duration approximately equal to the
high-level portion of the QA output. This high-level overflow
ripple carry pulse can be used to enable successive cascaded
stages. High-to-low level transitions at the enable P or T
inputs may occur, regardless of the logic level of the clock.
These counters feature a fully independent clock circuit.
Changes made to control inputs (enable P or T or load) that
will modify the operating mode have no effect until clocking
occurs. The function of the counter (whether enabled, disabled,
loading, or counting) will be dictated solely by the
conditions meeting the stable set-up and hold times.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 74LS163A英文手冊 3次下載
- HD74LS73A pdf
- HD74LS03 ic datasheet
- 74LS91/SN74LS91/SN5491 pdf dat
- HD74LS95/HD74LS95B pdf datashe
- 74LS651 pdf datasheet
- 74LS688/74LS682/74LS684/74LS68
- 74LS194A pdf datasheet
- 74LS162A pdf datasheet
- 74LS161A pdf datasheet
- 74LS160A pdf datasheet
- 74LS28 pdf datasheet
- SN7402/SN54LS02/SN74LS02 pdf d
- 74LS163中文資料pdf
- 74ls160.pdf
- 74ls163是同步清零嗎 1668次閱讀
- 74ls163是幾進制同步計數器 1224次閱讀
- 74ls112引腳圖及功能詳解 74ls112的功能及原理 32.5w次閱讀
- 74ls123芯片主要功能是什么?74ls123能用什么代替? 3.6w次閱讀
- 74ls163應用電路圖大全(N進制計數器\分頻電路\時鐘脈沖) 8w次閱讀
- 74ls163實現任意進制計數器 9.2w次閱讀
- 74ls163實現十進制計數器電路 5.4w次閱讀
- 74ls161與74ls163有什么區別 5.9w次閱讀
- 74ls163中文資料匯總(74ls163引腳圖及功能_內部結構圖及應用電路) 13.8w次閱讀
- 74ls160和74ls161區別 12.5w次閱讀
- 一文看懂74LS112和74LS76的區別 7.9w次閱讀
- 74ls04和74hc04有什么區別_74ls04/74hc04簡介 2.8w次閱讀
- 74ls245是什么_74ls245使用方法_74ls245的作用是什么 3.7w次閱讀
- 74ls90和74ls290的區別是什么? 2.6w次閱讀
- 74ls04與74ls08的區別_74ls04推挽電路原理分析 2w次閱讀
下載排行
本周
- 1AN-1267: 使用ADSP-CM408F ADC控制器的電機控制反饋采樣時序
- 1.41MB | 5次下載 | 免費
- 2AN158 GD32VW553 Wi-Fi開發指南
- 1.51MB | 2次下載 | 免費
- 3Multisim的上百個仿真實例資料合集
- 12.34 MB | 1次下載 | 10 積分
- 4嵌入式軟件開發符合ISO 26262 功能安全標準
- 1.61 MB | 1次下載 | 免費
- 5AN148 GD32VW553射頻硬件開發指南
- 2.07MB | 1次下載 | 免費
- 6PZT驅動開關電路
- 0.09 MB | 1次下載 | 免費
- 7選擇DSP處理器ADSP-2101與DSP16A的注意事項
- 728.91KB | 次下載 | 免費
- 8EE-23:AD1847/ADSP-2181環回示例,使用單個索引寄存器實現SPORT自動緩沖
- 22.82KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 452次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 139次下載 | 1 積分
- 3基于STM32單片機智能手環心率計步器體溫顯示設計
- 0.10 MB | 132次下載 | 免費
- 4美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 5如何正確測試電源的紋波
- 0.36 MB | 19次下載 | 免費
- 6感應筆電路圖
- 0.06 MB | 10次下載 | 免費
- 7LZC3106G高性能諧振控制器中文手冊
- 1.29 MB | 9次下載 | 1 積分
- 8萬用表UT58A原理圖
- 0.09 MB | 9次下載 | 5 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論
查看更多