資料介紹
54LS138/DM54LS138/DM74LS138,
54LS139/DM54LS139/DM74LS139
Decoders/Demultiplexers
General Description
These Schottky-clamped circuits are designed to be used in
high-performance memory-decoding or data-routing applications,
requiring very short propagation delay times. In
high-performance memory systems these decoders can be
used to minimize the effects of system decoding. When
used with high-speed memories, the delay times of these
decoders are usually less than the typical access time of the
memory. This means that the effective system delay introduced
by the decoder is negligible.
The LS138 decodes one-of-eight lines, based upon the conditions
at the three binary select inputs and the three enable
inputs. Two active-low and one active-high enable inputs
reduce the need for external gates or inverters when expanding.
A 24-line decoder can be implemented with no external
inverters, and a 32-line decoder requires only one
inverter. An enable input can be used as a data input for
demultiplexing applications.
The LS139 comprises two separate two-line-to-four-line decoders
in a single package. The active-low enable input can
be used as a data line in demultiplexing applications.
All of these decoders/demultiplexers feature fully buffered
inputs, presenting only one normalized load to its driving
circuit. All inputs are clamped with high-performance
Schottky diodes to suppress line-ringing and simplify system
design.
Features
Y Designed specifically for high speed:
Memory decoders
Data transmission systems
Y LS138 3-to-8-line decoders incorporates 3 enable inputs
to simplify cascading and/or data reception
Y LS139 contains two fully independent 2-to-4-line decoders/
demultiplexers
Y Schottky clamped for high performance
Y Typical propagation delay (3 levels of logic)
LS138 21 ns
LS139 21 ns
Y Typical power dissipation
LS138 32 mW
LS139 34 mW
Y Alternate Military/Aerospace devices (54LS138,
54LS139) are available. Contact a National Semiconductor
Sales Office/Distributor for specifications.
54LS139/DM54LS139/DM74LS139
Decoders/Demultiplexers
General Description
These Schottky-clamped circuits are designed to be used in
high-performance memory-decoding or data-routing applications,
requiring very short propagation delay times. In
high-performance memory systems these decoders can be
used to minimize the effects of system decoding. When
used with high-speed memories, the delay times of these
decoders are usually less than the typical access time of the
memory. This means that the effective system delay introduced
by the decoder is negligible.
The LS138 decodes one-of-eight lines, based upon the conditions
at the three binary select inputs and the three enable
inputs. Two active-low and one active-high enable inputs
reduce the need for external gates or inverters when expanding.
A 24-line decoder can be implemented with no external
inverters, and a 32-line decoder requires only one
inverter. An enable input can be used as a data input for
demultiplexing applications.
The LS139 comprises two separate two-line-to-four-line decoders
in a single package. The active-low enable input can
be used as a data line in demultiplexing applications.
All of these decoders/demultiplexers feature fully buffered
inputs, presenting only one normalized load to its driving
circuit. All inputs are clamped with high-performance
Schottky diodes to suppress line-ringing and simplify system
design.
Features
Y Designed specifically for high speed:
Memory decoders
Data transmission systems
Y LS138 3-to-8-line decoders incorporates 3 enable inputs
to simplify cascading and/or data reception
Y LS139 contains two fully independent 2-to-4-line decoders/
demultiplexers
Y Schottky clamped for high performance
Y Typical propagation delay (3 levels of logic)
LS138 21 ns
LS139 21 ns
Y Typical power dissipation
LS138 32 mW
LS139 34 mW
Y Alternate Military/Aerospace devices (54LS138,
54LS139) are available. Contact a National Semiconductor
Sales Office/Distributor for specifications.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 基于AT89C51單片機74LS138譯碼器應用Proteus仿真及程序 1次下載
- 基于8051的Proteus仿真-74LS138譯碼器應用 43次下載
- 51單片機:74LS138譯碼實驗
- 74LS138高速的硅柵CMOS器件芯片學習參考手冊 14次下載
- 74LS138譯碼器的Multisim仿真實例電路圖免費下載 189次下載
- 74LS138譯碼器的應用程序和電路圖免費下載 15次下載
- 74LS138譯碼器應用的仿真電路圖免費下載 51次下載
- 74ls138中文資料免費下載 50次下載
- 74LS138英文手冊 20次下載
- 74LS138 英版數據手冊 0次下載
- 74LS138 36次下載
- 74ls138真值表_74ls138功能表 0次下載
- 74LS138譯碼器應用--基于8051+Proteus仿真
- 74LS139/54LS139 pdf datasheet
- 74LS138中文資料pdf
- 利用74LS138實現邏輯函數式Y的邏輯功能 2w次閱讀
- 74LS138譯碼器實現流水燈的控制 6404次閱讀
- 74hc138組成16線譯碼器的做法介紹 淺析74hc138譯碼器16線做法 2.1w次閱讀
- 如何用74HC138譯碼器設計一個全加器? 詳解74HC138設計全加器電路 11.5w次閱讀
- 74hc138電路圖匯總分析 74hc138在電路中的作用 2.8w次閱讀
- 74LS00邏輯功能測試 6.2w次閱讀
- 74ls138譯碼器的級聯電路分析 8.7w次閱讀
- 74ls138工作原理詳解(引腳圖及功能_參數_邏輯功能及應用電路) 84.6w次閱讀
- 基于2片74LS138的單片機I/O口擴展分析 6941次閱讀
- 用74ls138實現一位全減器 23.6w次閱讀
- 用74ls138實現2位二進制乘法器 7.9w次閱讀
- 用74ls138設計全加器 14.9w次閱讀
- 74ls138和74ls20設計的三人表決器 10w次閱讀
- 74ls138驅動數碼管顯示設計 3.6w次閱讀
- 74hc138和74ls138的區別 4.6w次閱讀
下載排行
本周
- 1TC358743XBG評估板參考手冊
- 1.36 MB | 330次下載 | 免費
- 2開關電源基礎知識
- 5.73 MB | 11次下載 | 免費
- 3嵌入式linux-聊天程序設計
- 0.60 MB | 3次下載 | 免費
- 4DIY動手組裝LED電子顯示屏
- 0.98 MB | 3次下載 | 免費
- 5基于FPGA的C8051F單片機開發板設計
- 0.70 MB | 2次下載 | 免費
- 651單片機窗簾控制器仿真程序
- 1.93 MB | 2次下載 | 免費
- 751單片機PM2.5檢測系統程序
- 0.83 MB | 2次下載 | 免費
- 8基于51單片機的RGB調色燈程序仿真
- 0.86 MB | 2次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 2555集成電路應用800例(新編版)
- 0.00 MB | 33566次下載 | 免費
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費
- 4開關電源設計實例指南
- 未知 | 21549次下載 | 免費
- 5電氣工程師手冊免費下載(新編第二版pdf電子書)
- 0.00 MB | 15349次下載 | 免費
- 6數字電路基礎pdf(下載)
- 未知 | 13750次下載 | 免費
- 7電子制作實例集錦 下載
- 未知 | 8113次下載 | 免費
- 8《LED驅動電路設計》 溫德爾著
- 0.00 MB | 6656次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537798次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420027次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191186次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183279次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138040次下載 | 免費
評論
查看更多