Functional Verification Coverage Measurement and Analysis
資料介紹
What is functional verification? I introduce a formal definition for
functional verification in the next chapter, “The Language of Design Verification,”
and explore it in depth in chapter 2, “Functional Verification.” For
now, let’s just consider it the means by which we discover functional logic
errors in a representation of the design, whether it be a behavioral model, a
register transfer level (RTL) model, a gate level model or a switch level
model. I am going to refer to any such representation as “the device” or “the
device-under-verification” (DUV). Functional verification is not timing verification
or any other back-end validation process.
Logic errors (bugs) are discrepancies between the intended behavior of
the device and its observed behavior. These errors are introduced by the
designer because of an ambiguous specification, misinterpretation of the
specification or a typographical error during model coding. The errors vary
in abstraction level depending upon the cause of the error and the model level
in which they were introduced. For example, an error caused by a specification
misinterpretation and introduced into a behavioral model may be algorithmic
in nature while an error caused by a typo in the RTL may topological.
How do we expose the variety of bugs in the design? By verifying it! The
device may be verified using static, dynamic or hybrid methods. Each class
is described in the following sections.
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉
- Ultrawideband radar measurement2次下载
- 【英文教程】Measurement of Quantities0次下载
- Agilent Vector Signal Analysis6次下载
- Functional Testing of ATM Sign22次下载
- Chapter 14 measurement Princi10次下载
- AVM Based Unified Verification17次下载
- 测量系统分析,Measurement Systems Ana27次下载
- 功能验证覆盖测量与分析0次下载
- Creating An Efficient Verification Environment using Synopsy0次下载
- Verification Methodology Manua37次下载
- Hardware Verification With Sys0次下载
- Advanced Verification Techniqu0次下载
- Metric- Driven Design Verification0次下载
- 采用Verilog的测试平台0次下载
- Writing Testbenches using Syst0次下载
- EMB系统功能安全分析(2)979次阅读
- SystemVue的简单介绍804次阅读
- Xpedition Schematic Analysis原理图完整性分析工具简介1104次阅读
- Linux主机排查脚本介绍664次阅读
- Formal Verification的基础知识3214次阅读
- 一个coverage merge小技巧808次阅读
- 理解和运用ADS127L11EVM GUI中的Histogram Analysis1690次阅读
- PyTorch中 torch.nn与torch.nn.functional的区别1504次阅读
- PSpice中的测量(measurement)函数是什么8045次阅读
- PTPX功耗分析之Peak Power Analysis6927次阅读
- 端子压接典型位置和术语7189次阅读
- 什么是测量GAP?何时需要配置测量GAP12113次阅读
- 如何使用Keras建立一个 Wide & Deep网络来预测其描述中的葡萄酒价格7777次阅读
- 浅析人脸辨识的技术环节2827次阅读
- Xilinx可编程逻辑器件设计与开发(基础篇)连载31:Spartan634次阅读
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1490次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說(shuō)明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費(fèi)
- 6基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
- 7藍(lán)牙設(shè)備在嵌入式領(lǐng)域的廣泛應(yīng)用
- 0.63 MB | 3次下載 | 免費(fèi)
- 89天練會(huì)電子電路識(shí)圖
- 5.91 MB | 3次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537791次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論