資料介紹
This book is on the IEEE Standard Hardware Description Language
based on the Verilog® Hardware Description Language (Verilog HDL),
IEEE Std 1364–2001. The intended audiences are engineers involved in
various aspects of digital systems design and manufacturing and students
with the basic knowledge of digital system design. The emphasis of the
book is on using Verilog HDL for the design, verification, and synthesis of
digital systems. We will discuss Register Transfer (RT) level digital system
design, and discuss how Verilog can be used in this design flow.
In the last few years RT level design of digital systems has gone
through significant changes. Beyond simulation and synthesis that are
now part of any RTL design process, we are looking at testbench generation
and automatic verification tools. As with any book on Verilog,
this book covers digital design and Verilog for simulation and synthesis.
However, to ready design engineers for designing, testing, and verifying
large digital system designs, the book contains material for
testbench development and verification. The subjects of testbench and
verification are introduced in Chapter 1. Chapter 2 onwards we concentrate
on Verilog for design and synthesis. This will teach the readers
efficient Verilog coding techniques for describing actual hardware
components. When all of Verilog from a design point of view is presented,
we turn our attention to test and verification. Chapter 6 covers
testbench development techniques and use of assertion verification monitors
for better analysis of a design. Toward the end of the book we put
together our coding techniques for synthesis and testbench development,
and present several RT level designs from design specification to
verification.
based on the Verilog® Hardware Description Language (Verilog HDL),
IEEE Std 1364–2001. The intended audiences are engineers involved in
various aspects of digital systems design and manufacturing and students
with the basic knowledge of digital system design. The emphasis of the
book is on using Verilog HDL for the design, verification, and synthesis of
digital systems. We will discuss Register Transfer (RT) level digital system
design, and discuss how Verilog can be used in this design flow.
In the last few years RT level design of digital systems has gone
through significant changes. Beyond simulation and synthesis that are
now part of any RTL design process, we are looking at testbench generation
and automatic verification tools. As with any book on Verilog,
this book covers digital design and Verilog for simulation and synthesis.
However, to ready design engineers for designing, testing, and verifying
large digital system designs, the book contains material for
testbench development and verification. The subjects of testbench and
verification are introduced in Chapter 1. Chapter 2 onwards we concentrate
on Verilog for design and synthesis. This will teach the readers
efficient Verilog coding techniques for describing actual hardware
components. When all of Verilog from a design point of view is presented,
we turn our attention to test and verification. Chapter 6 covers
testbench development techniques and use of assertion verification monitors
for better analysis of a design. Toward the end of the book we put
together our coding techniques for synthesis and testbench development,
and present several RT level designs from design specification to
verification.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- Verilog數字系統設計教程(第2版) 0次下載
- Verilog教程之Verilog HDL數字集成電路設計方法和基礎知識課件 53次下載
- 使用Verilog HDL實現數字時鐘設計的詳細資料說明 30次下載
- 數字系統設計與Verilog HDLPDF電子教材免費下載 114次下載
- Verilog HDL入門教程之Verilog HDL數字系統設計教程 83次下載
- Verilog數字系統設計示例說明 9次下載
- Verilog數字系統設計教程(第2版).part3 0次下載
- Verilog數字系統設計教程(第2版).part2 0次下載
- Verilog數字系統設計教程(第2版).part1 0次下載
- 數字系統設計:VERILOG實現 0次下載
- 最新版硬件描述語言Verilog (第四版) 0次下載
- Verilog數字系統設計教程(第二版) 夏宇聞 0次下載
- 應用Verilog HDL進行數字系統設計實例 88次下載
- Verilog數字系統設計 0次下載
- 復雜數字邏輯系統的Verilog 0次下載
- Verilog 與 ASIC 設計的關系 Verilog 代碼優化技巧 213次閱讀
- Verilog 測試平臺設計方法 Verilog FPGA開發指南 356次閱讀
- 如何使用 Verilog 進行數字電路設計 302次閱讀
- verilog inout用法與仿真 3213次閱讀
- Verilog中關于文件操作的系統任務 1637次閱讀
- 使用Verilog/SystemVerilog硬件描述語言練習數字硬件設計 1739次閱讀
- verilog仿真工具編譯 8449次閱讀
- Verilog系統函數和邊沿檢測 2389次閱讀
- Verilog HDL和VHDL的區別 1.3w次閱讀
- verilog是什么_verilog的用途和特征是什么 4.5w次閱讀
- vhdl和verilog的區別_vhdl和verilog哪個好? 12.3w次閱讀
- verilog語言基本語句_verilog語言詞匯大全 9.5w次閱讀
- verilog語言與c語言的區別 1.2w次閱讀
- Verilog HDL簡明教程(part1) 1274次閱讀
- 初學者學習Verilog HDL的步驟和經驗技巧 3.6w次閱讀
下載排行
本周
- 1DC電源插座圖紙
- 0.67 MB | 2次下載 | 免費
- 2AN158 GD32VW553 Wi-Fi開發指南
- 1.51MB | 2次下載 | 免費
- 3AN148 GD32VW553射頻硬件開發指南
- 2.07MB | 1次下載 | 免費
- 4AN111-LTC3219用戶指南
- 84.32KB | 次下載 | 免費
- 5AN153-用于電源系統管理的Linduino
- 1.38MB | 次下載 | 免費
- 6AN-283: Σ-Δ型ADC和DAC[中文版]
- 677.86KB | 次下載 | 免費
- 7SM2018E 支持可控硅調光線性恒流控制芯片
- 402.24 KB | 次下載 | 免費
- 8AN-1308: 電流檢測放大器共模階躍響應
- 545.42KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 450次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 138次下載 | 1 積分
- 3基于STM32單片機智能手環心率計步器體溫顯示設計
- 0.10 MB | 130次下載 | 免費
- 4使用單片機實現七人表決器的程序和仿真資料免費下載
- 2.96 MB | 44次下載 | 免費
- 53314A函數發生器維修手冊
- 16.30 MB | 31次下載 | 免費
- 6美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 7如何正確測試電源的紋波
- 0.36 MB | 17次下載 | 免費
- 8感應筆電路圖
- 0.06 MB | 10次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論
查看更多