資料介紹
The fast trend towards digital processing of analogue signals in an increased number of application fields has stimulated significant research efforts in the area of data converters implemented in CMOS technologies. High-speed high-resolution Analogue-to-Digital Converters (ADCs) are required in the front-end receive paths of many modern communication systems. For input signal bandwidths larger than a few MHz, self-calibrated pipelined solutions show speed and power advantages when compared to other architectures.
The work reported in this Book comprises two major research areas in
the field of high-speed self-calibrated pipelined ADCs. The first area covers
the study and the successful implementation of a novel analogue selfcalibration
technique required to extend the limited linearity of front-end stages in pipelined Analogue-to-Digital (A/D) converters, since component fabrication accuracy is limited and rarely stable or well characterised during the useful life of any process. The second area comprises the development of a systematic design methodology for the optimisation of high-speed selfcalibrated pipelined A/D converters that takes into account physical limitations for practical integrated circuit implementations, including thermal noise and component matching accuracy. It is demonstrated that multi-bit, rather than single-bit resolution-per-stage architectures have to be considered for optimising the resulting silicon area and power dissipation.
Several practical realisations with consistent measured results clearly
assess the feasibility of the proposed self-calibration technique, validate the
main theoretical findings and demonstrate the attractiveness in terms of
power dissipation and reduced die area of the established design methodology.
This book is organised in seven Chapters. In the first one, the
introduction, the motivation that has originated this research work is
presented and the main original goals are also pointed out.
In the second Chapter an important set of widely used performance
parameters for Nyquist ADCs is presented. The main sources of errors and
non-idealities in pipelined ADCs are described next. For a better
understanding of the fundamental limits of this type of architecture as well
as solutions commonly used to overcome these limitations are also addressed
in this Chapter. Finally, at the end of Chapter two, existing relevant works in
pipelined A/D converters are listed and compared in terms of performance
versus power dissipation and occupied silicon area by means of commonly
used figures of merit.
The third Chapter describes an efficient analogue code-by-code selfcalibration
technique to extend the linearity of critical front-end stages of
pipelined A/D converters. In order to prove the feasibility of the proposed
technique, a prototype was designed and fabricated in a current CMOS
technology. Measured results have shown levels of accuracy compatible
with 14 bits of resolution, while allowing input signal bandwidths in the
MHz range. At the end of the Chapter, computer behavioural simulations of
a complete model of a high-resolution pipelined ADC are given to
demonstrate the correct operation as well as the benefits of the proposed
technique.
In the fourth Chapter a systematic design methodology for the optimisation of high-speed pipelined self-calibrated A/D converters is presented. High-speed pipelined analogue-digital converters have been previously considered using optimum 1-bit per stage architectures that typically can attain untrimmed resolution of up to 10 bits. In this Chapter it
is demonstrated that multi-bit, rather than single-bit resolution per stage
architectures have to be considered for optimising the resulting area and
power dissipation whilst minimising stringent requirements of the constituent building blocks. Such optimisation is achieved through a systematic design process that takes into account physical limitations for practical integrated circuit implementation, including thermal noise and component matching accuracy. The impact of the selected pipelined configuration in the self-calibration requirements as well as in the practical feasibility of the active components is analysed. A design example is presented to consolidate the relevant conclusions.
Chapter five presents the design of a complete 14-bit 5MS/s CMOS pipelined A/D converter with an architecture tailored accordingly to the systematic methodology described in Chapter four. This implementation uses the self-calibration technique presented in Chapter three and explores the concept of background calibration. All issues related to the design of the building blocks, testing modes and system level simulations are addressed also in this Chapter.
In Chapter six two practical realisations of CMOS pipelined A/D converters are described, together with the corresponding experimental results. In particular, an integrated 14-bit 5 MS/s background self-calibrated pipelined ADC with low power dissipation and low area is fully described.
Furthermore, layout considerations as well as details of the design of the
measurement setup are also presented.
Finally, Chapter seven draws the relevant conclusions of this book and
proposes new directions for future work.
- 國外經典IC教材《VLSI Physical Design》pdf 0次下載
- Android-Design-in-Action
- Flyback design.pdf
- Inductor and Flyback Transformer Design .pdf
- K factor design aid 2007
- IC Mask Design電子版文件下載 0次下載
- IC Design是否會被人工智能取代?資料下載
- 高速MOSFET柵極驅動電路設計指南 244次下載
- Design And Application Guide f
- Systematic Design of CMOS Swit 0次下載
- Design And Application Guide F
- ALLEGRO DESIGN PUBLISHER 0次下載
- ALLEGRO DESIGN WORKBENCH 0次下載
- ALLEGRO DESIGN ENTRY HDL SI XL 0次下載
- Allegro PCB Design 0次下載
- 如何在AMD Vivado? Design Tool中用工程模式使用DFX流程? 497次閱讀
- 如何將Qt Design Studio工程轉換為Qt Creator工程 4677次閱讀
- 如何在Qt Design Studio中創建連接和狀態 2082次閱讀
- 如何應用Material Design 3和Material You 4630次閱讀
- Material Design指南中更新的相關內容 1858次閱讀
- 用Elaborated Design優化RTL的代碼 4974次閱讀
- 寬禁帶器件和仿真環境介紹 1457次閱讀
- 圖形界面介紹:GUI上的按鍵是Design Browser 3349次閱讀
- 在貼片加工廠中有哪些安全防護需要了解 1306次閱讀
- 復合放大器實現高精度的高輸出驅動能力 獲得最佳的性能 1600次閱讀
- 用降壓型穩壓器或線性穩壓器電源時值來會為負載供電 984次閱讀
- 鋰電池并聯充電時保護板均衡原理 3w次閱讀
- 更小更智能的電機控制器推進HEV/EV市場 1105次閱讀
- Vivado Design Suite 2017.1的五大方法介紹 4592次閱讀
- Altium Design在word中的原理圖出現錯位現象解決方案 4633次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多