--- 產(chǎn)品詳情 ---
IOL (Max) (mA) | 32 |
IOH (Max) (mA) | -15 |
Technology Family | LVT |
Rating | Military |
Operating temperature range (C) | -40 to 85 |
| |
- Members of the Texas Instruments (TI TM) Broad Family of Testability Products Supporting IEEE Std 1149.1-1990 (JTAG) Test Access Port (TAP) and Boundary-Scan Architecture
- Extend Scan Access From Board Level to Higher Levels of System Integration
- Promote Reuse of Lower-Level (Chip/Board) Tests in System Environment
- While Powered at 3.3 V, Both the Primary and Secondary TAPs Are Fully 5-V Tolerant for Interfacing to 5-V and/or 3.3-V Masters and Targets
- Switch-Based Architecture Allows Direct Connect of Primary TAP to Secondary TAP
- Primary TAP Is Multidrop for Minimal Use of Backplane Wiring Channels
- Shadow Protocols Can Occur in Any of Test-Logic-Reset, Run-Test/Idle, Pause-DR, and Pause-IR TAP States to Provide for Board-to-Board Test and Built-In Self-Test
- Simple Addressing (Shadow) Protocol Is Received/Acknowledged on Primary TAP
- 10-Bit Address Space Provides for up to 1021 User-Specified Board Addresses
- Bypass ( BYP\) Pin Forces Primary-to-Secondary Connection Without Use of Shadow Protocols
- Connect ( CON\) Pin Provides Indication of Primary-to-Secondary Connection
- High-Drive Outputs (-32-mA IOH, 64-mA IOL) Support Backplane Interface at Primary and High Fanout at Secondary
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)
- Package Options Include Plastic Small-Outline (DW) and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), and Ceramic DIPs (JT)
SCOPE and TI are trademarks of Texas Instruments Incorporated.
The 'LVT8996 10-bit addressable scan ports (ASP) are members of the Texas Instruments SCOPETM testability integrated-circuit family. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit assemblies. Unlike most SCOPETM devices, the ASP is not a boundary-scannable device, rather, it applies TI's addressable-shadow-port technology to the IEEE Std 1149.1-1990 (JTAG) test access port (TAP) to extend scan access beyond the board level.
These devices are functionally equivalent to the 'ABT8996 ASPs. Additionally, they are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to interface to 5-V masters and/or targets.
Conceptually, the ASP is a simple switch that can be used to directly connect a set of multidrop primary TAP signals to a set of secondary TAP signals - for example, to interface backplane TAP signals to a board-level TAP. The ASP provides all signal buffering that might be required at these two interfaces. When primary and secondary TAPs are connected, only a moderate propagation delay is introduced - no storage/retiming elements are inserted. This minimizes the need for reformatting board-level test vectors for in-system use.
Most operations of the ASP are synchronous to the primary test clock (PTCK) input. PTCK is always buffered directly onto the secondary test clock (STCK) output.
Upon power up of the device, the ASP assumes a condition in which the primary TAP is disconnected from the secondary TAP (unless the bypass signal is used, as below). This reset condition also can be entered by the assertion of the primary test reset (PTRST\) input or by use of shadow protocol. PTRST\ is always buffered directly onto the secondary test reset (STRST\) output, ensuring that the ASP and its associated secondary TAP can be reset simultaneously.
When connected, the primary test data input (PTDI) and primary test mode select (PTMS) input are buffered onto the secondary test data output (STDO) and secondary test mode select (STMS) output, respectively, while the secondary test data input (STDI) is buffered onto the primary test data output (PTDO). When disconnected, STDO is at high impedance, while PTDO is at high impedance, except during acknowledgment of a shadow protocol. Upon disconnect of the secondary TAP, STMS holds its last low or high level, allowing the secondary TAP to be held in its last stable state. Upon reset of the ASP, STMS is high, allowing the secondary TAP to be synchronously reset to the Test-Logic-Reset state.
In system, primary-to-secondary connection is based on shadow protocols that are received and acknowledged on PTDI and PTDO, respectively. These protocols can occur in any of the stable TAP states other than Shift-DR or Shift-IR (i.e., Test-Logic-Reset, Run-Test/Idle, Pause-DR or Pause-IR). The essential nature of the protocols is to receive/transmit an address via a serial bit-pair signaling scheme. When an address is received serially at PTDI that matches that at the parallel address inputs (A9-A0), the ASP serially retransmits its address at PTDO as an acknowledgment and then assumes the connected (ON) status, as above. If the received address does not match that at the address inputs, the ASP immediately assumes the disconnected (OFF) status without acknowledgment.
The ASP also supports three dedicated addresses that can be received globally (that is, to which all ASPs respond) during shadow protocols. Receipt of the dedicated disconnect address (DSA) causes the ASP to disconnect in the same fashion as a nonmatching address. Reservation of this address for global use ensures that at least one address is available to disconnect all receiving ASPs. The DSA is especially useful when the secondary TAPs of multiple ASPs are to be left in different stable states. Receipt of the reset address (RSA) causes the ASP to assume the reset condition, as above. Receipt of the test-synchronization address (TSA) causes the ASP to assume a connect status (MULTICAST) in which PTDO is at high impedance but the connections from PTMS to STMS and PTDI to STDO are maintained to allow simultaneous operation of the secondary TAPs of multiple ASPs. This is useful for multicast TAP-state movement, simultaneous test operation (such as in Run-Test/Idle state), and scanning of common test data into multiple like scan chains. The TSA is valid only when received in the Pause-DR or Pause-IR TAP states.
Alternatively, primary-to-secondary connection can be selected by assertion of a low level at the bypass (BYP\) input. This operation is asynchronous to PTCK and is independent of PTRST\ and/or power-up reset. This bypassing feature is especially useful in the board-test environment, since it allows the board-level automated test equipment (ATE) to treat the ASP as a simple transceiver. When the BYP\ input is high, the ASP is free to respond to shadow protocols. Otherwise, when BYP\ is low, shadow protocols are ignored.
Whether the connected status is achieved by use of shadow protocol or by use of BYP\, this status is indicated by a low level at the connect (CON\) output. Likewise, when the secondary TAP is disconnected from the primary TAP, the CON\ output is high.
The SN54LVT8996 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LVT8996 is characterized for operation from -40°C to 85°C.
為你推薦
-
TI數(shù)字多路復(fù)用器和編碼器SN54HC1512022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN54LS1532022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CD54HC1472022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數(shù)字多路復(fù)用器和編碼器SN74AHCT1582022-12-23 15:12
-
如何利用運(yùn)算放大器設(shè)計(jì)振蕩電路?2023-08-09 08:08
使用運(yùn)算放大器設(shè)計(jì)振蕩電路運(yùn)算放大器的工作原理發(fā)明運(yùn)算放大器的人絕對(duì)是天才。中間兩端接上電源,當(dāng)同相輸入大于反相輸入,右側(cè)就會(huì)輸出(接近)電源電壓(Vcc),如果反過(guò)來(lái)小于同相輸入,則輸出0V(負(fù)電源)電壓。在輸出端接上燈泡,假設(shè)我想控制燈泡循環(huán)亮滅,那就需要一會(huì)輸出高電平點(diǎn)亮,一會(huì)輸出低電平熄滅。也就是我需要讓左邊能自動(dòng)變化大小,就能實(shí)現(xiàn)控制燈泡。如何讓電1673瀏覽量 -
【PCB設(shè)計(jì)必備】31條布線技巧2023-08-03 08:09
相信大家在做PCB設(shè)計(jì)時(shí),都會(huì)發(fā)現(xiàn)布線這個(gè)環(huán)節(jié)必不可少,而且布線的合理性,也決定了PCB的美觀度和其生產(chǎn)成本的高低,同時(shí)還能體現(xiàn)出電路性能和散熱性能的好壞,以及是否可以讓器件的性能達(dá)到最優(yōu)等。在上篇內(nèi)容中,小編主要分享了PCB線寬線距的一些設(shè)計(jì)規(guī)則,那么本篇內(nèi)容,將針對(duì)PCB的布線方式,做個(gè)全面的總結(jié)給到大家,希望能夠?qū)︷B(yǎng)成良好的設(shè)計(jì)習(xí)慣有所幫助。1走線長(zhǎng)度1387瀏覽量 -
電動(dòng)汽車(chē)直流快充方案設(shè)計(jì)【含參考設(shè)計(jì)】2023-08-03 08:08
大功率直流充電系統(tǒng)架構(gòu)大功率直流充電設(shè)計(jì)標(biāo)準(zhǔn)國(guó)家大功率充電標(biāo)準(zhǔn)“Chaoji”技術(shù)標(biāo)準(zhǔn)設(shè)計(jì)目標(biāo)是未來(lái)可實(shí)現(xiàn)電動(dòng)汽車(chē)充電5分鐘行駛400公里。“Chaoji”技術(shù)標(biāo)準(zhǔn)主要設(shè)計(jì)參數(shù)如下:最大電壓:目前1000V(可擴(kuò)展到1500V);最大電流:帶冷卻系統(tǒng)500A(可擴(kuò)展到600A);不帶冷卻系統(tǒng)150-200A;最大功率:900KW。大功率直流充電系統(tǒng)架構(gòu)大功率2874瀏覽量 -
Buck電路的原理及器件選型指南2023-07-31 22:28
Buck電路工作原理電源閉合時(shí)電壓會(huì)快速增加,當(dāng)斷開(kāi)時(shí)電壓會(huì)快速減小,如果開(kāi)關(guān)速度足夠快的話,是不是就能把負(fù)載,控制在想要的電壓值以內(nèi)呢?假設(shè)12V降壓到5V,也就意味著,MOS管開(kāi)關(guān)需要42%時(shí)間導(dǎo)通,58%時(shí)間斷開(kāi)。當(dāng)42%時(shí)間MOS管導(dǎo)通時(shí),電感被充磁儲(chǔ)能,同時(shí)對(duì)電容進(jìn)行充電,給負(fù)載提供電量。當(dāng)58%時(shí)間MOS管斷開(kāi)時(shí),由于電感上的電流不能突變,電路通 -
100W USB PD 3.0電源2023-07-31 22:27
-
千萬(wàn)不要忽略PCB設(shè)計(jì)中線寬線距的重要性2023-07-31 22:27
想要做好PCB設(shè)計(jì),除了整體的布線布局外,線寬線距的規(guī)則也非常重要,因?yàn)榫€寬線距決定著電路板的性能和穩(wěn)定性。所以本篇以RK3588為例,詳細(xì)為大家介紹一下PCB線寬線距的通用設(shè)計(jì)規(guī)則。要注意的是,布線之前須把軟件默認(rèn)設(shè)置選項(xiàng)設(shè)置好,并打開(kāi)DRC檢測(cè)開(kāi)關(guān)。布線建議打開(kāi)5mil格點(diǎn),等長(zhǎng)時(shí)可根據(jù)情況設(shè)置1mil格點(diǎn)。PCB布線線寬01布線首先應(yīng)滿足工廠加工能力,1460瀏覽量 -
基于STM32的300W無(wú)刷直流電機(jī)驅(qū)動(dòng)方案2023-07-06 10:02
如何驅(qū)動(dòng)無(wú)刷電機(jī)?近些年,由于無(wú)刷直流電機(jī)大規(guī)模的研發(fā)和技術(shù)的逐漸成熟,已逐步成為工業(yè)用電機(jī)的發(fā)展主流。圍繞降低生產(chǎn)成本和提高運(yùn)行效率,各大廠商也提供不同型號(hào)的電機(jī)以滿足不同驅(qū)動(dòng)系統(tǒng)的需求。現(xiàn)階段已經(jīng)在紡織、冶金、印刷、自動(dòng)化生產(chǎn)流水線、數(shù)控機(jī)床等工業(yè)生產(chǎn)方面應(yīng)用。無(wú)刷直流電機(jī)的優(yōu)點(diǎn)與局限性優(yōu)點(diǎn):高輸出功率、小尺寸和重量、散熱性好、效率高、運(yùn)行速度范圍寬、低750瀏覽量 -
上新啦!開(kāi)發(fā)板僅需9.9元!2023-06-21 17:43
上新啦!開(kāi)發(fā)板僅需9.9元!1301瀏覽量 -
參考設(shè)計(jì) | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43
什么是數(shù)字電源?數(shù)字電源,以數(shù)字信號(hào)處理器(DSP)或微控制器(MCU)為核心,將數(shù)字電源驅(qū)動(dòng)器、PWM控制器等作為控制對(duì)象,能實(shí)現(xiàn)控制、管理和監(jiān)測(cè)功能的電源產(chǎn)品。它是通過(guò)設(shè)定開(kāi)關(guān)電源的內(nèi)部參數(shù)來(lái)改變其外特性,并在“電源控制”的基礎(chǔ)上增加了“電源管理”。所謂電源管理是指將電源有效地分配給系統(tǒng)的不同組件,最大限度地降低損耗。數(shù)字電源的管理(如電源排序)必須全部 -
千萬(wàn)不能小瞧的PCB半孔板2023-06-21 17:34