色哟哟视频在线观看-色哟哟视频在线-色哟哟欧美15最新在线-色哟哟免费在线观看-国产l精品国产亚洲区在线观看-国产l精品国产亚洲区久久

企業(yè)號介紹

全部
  • 全部
  • 產(chǎn)品
  • 方案
  • 文章
  • 資料
  • 企業(yè)

華秋商城

元器件現(xiàn)貨采購/代購/選型一站式BOM配單

1.8w 內容數(shù) 99w+ 瀏覽量 190 粉絲

TISN74GTLP21395緩沖器、驅動器和收發(fā)器

--- 產(chǎn)品詳情 ---

具有獨立 LVTTL 端口、Fdbk 路徑和可選擇極性的雙路 1 位 LVTTL/GTLP 可調節(jié)邊沿速率總線 Xcvrs
Technology Family GTLP
Applications GTL
Rating Catalog
Operating temperature range (C) -40 to 85
  • TI-OPC? Circuitry Limits Ringing on Unevenly Loaded Backplanes
  • OEC? Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
  • Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
  • Split LVTTL Port Provides a Feedback Path for Control and Diagnostics Monitoring
  • Y Outputs Have Equivalent 26- Series Resistors, So No External Resistors Are Required
  • LVTTL Interfaces Are 5-V Tolerant
  • High-Drive GTLP Outputs (100 mA)
  • LVTTL Outputs (–12 mA/12 mA)
  • Variable Edge-Rate Control (ERC) Input Selects GTLP Rise and Fall Times for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
  • Ioff, Power-Up 3-State, and BIAS VCC Support Live Insertion
  • Polarity Control Selects True or Complementary Outputs
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

OEC and TI-OPC are trademarks of Texas Instruments.

The SN74GTLP21395 is two 1-bit, high-drive, 3-wire bus transceivers that provide LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation for applications, such as primary and secondary clocks, that require individual output-enable and true/complement controls. The device allows for transparent and inverted transparent modes of data transfer with separate LVTTL input and LVTTL output pins, which provide a feedback path for control and diagnostics monitoring. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels and is designed especially to work with the Texas Instruments 3.3-V 1394 backplane physical-layer controller. High-speed (about three times faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC? circuitry, and TI-OPC? circuitry. Improved GTLP OEC and TI-OPC circuitry minimizes bus settling time, and have been designed and tested using several backplane models. The high drive allows incident-wave switching in heavily loaded backplanes, with equivalent load impedance down to 11 .

The Y outputs, which are designed to sink up to 12 mA, include equivalent 26- resistors to reduce overshoot and undershoot.

GTLP is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLP21395 is given only at the preferred higher noise margin GTLP, but the user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or GTLP (VTT = 1.5 V and VREF = 1 V) signal levels. For information on using GTLP devices in FB+/BTL applications, refer to TI application reports, Texas Instruments GTLP Frequently Asked Questions, literature number SCEA019, and GTLP in BTL Applications, literature number SCEA017.

Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL or 5-V CMOS devices. VREF is the B-port differential input reference voltage.

This device is fully specified for live-insertion applications using Ioff , power-up 3-state, and BIAS VCC . The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.

This GTLP device features TI-OPC circuitry, which actively limits the overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies.

High-drive GTLP backplane interface devices feature adjustable edge-rate control (ERC). Changing the ERC input voltage between low and high adjusts the B-port output rise and fall times.This allows the designer to optimize system data-transfer rate and signal integrity to the backplane load.

When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE\) input should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

為你推薦

  • 如何利用運算放大器設計振蕩電路?2023-08-09 08:08

    使用運算放大器設計振蕩電路運算放大器的工作原理發(fā)明運算放大器的人絕對是天才。中間兩端接上電源,當同相輸入大于反相輸入,右側就會輸出(接近)電源電壓(Vcc),如果反過來小于同相輸入,則輸出0V(負電源)電壓。在輸出端接上燈泡,假設我想控制燈泡循環(huán)亮滅,那就需要一會輸出高電平點亮,一會輸出低電平熄滅。也就是我需要讓左邊能自動變化大小,就能實現(xiàn)控制燈泡。如何讓電
  • 【PCB設計必備】31條布線技巧2023-08-03 08:09

    相信大家在做PCB設計時,都會發(fā)現(xiàn)布線這個環(huán)節(jié)必不可少,而且布線的合理性,也決定了PCB的美觀度和其生產(chǎn)成本的高低,同時還能體現(xiàn)出電路性能和散熱性能的好壞,以及是否可以讓器件的性能達到最優(yōu)等。在上篇內容中,小編主要分享了PCB線寬線距的一些設計規(guī)則,那么本篇內容,將針對PCB的布線方式,做個全面的總結給到大家,希望能夠對養(yǎng)成良好的設計習慣有所幫助。1走線長度
  • 電動汽車直流快充方案設計【含參考設計】2023-08-03 08:08

    大功率直流充電系統(tǒng)架構大功率直流充電設計標準國家大功率充電標準“Chaoji”技術標準設計目標是未來可實現(xiàn)電動汽車充電5分鐘行駛400公里。“Chaoji”技術標準主要設計參數(shù)如下:最大電壓:目前1000V(可擴展到1500V);最大電流:帶冷卻系統(tǒng)500A(可擴展到600A);不帶冷卻系統(tǒng)150-200A;最大功率:900KW。大功率直流充電系統(tǒng)架構大功率
  • Buck電路的原理及器件選型指南2023-07-31 22:28

    Buck電路工作原理電源閉合時電壓會快速增加,當斷開時電壓會快速減小,如果開關速度足夠快的話,是不是就能把負載,控制在想要的電壓值以內呢?假設12V降壓到5V,也就意味著,MOS管開關需要42%時間導通,58%時間斷開。當42%時間MOS管導通時,電感被充磁儲能,同時對電容進行充電,給負載提供電量。當58%時間MOS管斷開時,由于電感上的電流不能突變,電路通
    1906瀏覽量
  • 100W USB PD 3.0電源2023-07-31 22:27

    什么是PD3.0快充?PD快充協(xié)議全稱“USBPowerDelivery”功率傳輸協(xié)議,簡稱為“PD協(xié)議”。2015年11月,USBPD快充迎來了大版本更新,進入到了USBPD3.0快充時代。USBPD3.0相對于USBPD2.0的變化主要有三方面:增加了對設備內置電池特性更為詳細的描述;增加了通過PD通信進行設備軟硬件版本識別和軟件更新的功能,以及增加了數(shù)
    1421瀏覽量
  • 千萬不要忽略PCB設計中線寬線距的重要性2023-07-31 22:27

    想要做好PCB設計,除了整體的布線布局外,線寬線距的規(guī)則也非常重要,因為線寬線距決定著電路板的性能和穩(wěn)定性。所以本篇以RK3588為例,詳細為大家介紹一下PCB線寬線距的通用設計規(guī)則。要注意的是,布線之前須把軟件默認設置選項設置好,并打開DRC檢測開關。布線建議打開5mil格點,等長時可根據(jù)情況設置1mil格點。PCB布線線寬01布線首先應滿足工廠加工能力,
  • 基于STM32的300W無刷直流電機驅動方案2023-07-06 10:02

    如何驅動無刷電機?近些年,由于無刷直流電機大規(guī)模的研發(fā)和技術的逐漸成熟,已逐步成為工業(yè)用電機的發(fā)展主流。圍繞降低生產(chǎn)成本和提高運行效率,各大廠商也提供不同型號的電機以滿足不同驅動系統(tǒng)的需求。現(xiàn)階段已經(jīng)在紡織、冶金、印刷、自動化生產(chǎn)流水線、數(shù)控機床等工業(yè)生產(chǎn)方面應用。無刷直流電機的優(yōu)點與局限性優(yōu)點:高輸出功率、小尺寸和重量、散熱性好、效率高、運行速度范圍寬、低
  • 上新啦!開發(fā)板僅需9.9元!2023-06-21 17:43

    上新啦!開發(fā)板僅需9.9元!
  • 參考設計 | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43

    什么是數(shù)字電源?數(shù)字電源,以數(shù)字信號處理器(DSP)或微控制器(MCU)為核心,將數(shù)字電源驅動器、PWM控制器等作為控制對象,能實現(xiàn)控制、管理和監(jiān)測功能的電源產(chǎn)品。它是通過設定開關電源的內部參數(shù)來改變其外特性,并在“電源控制”的基礎上增加了“電源管理”。所謂電源管理是指將電源有效地分配給系統(tǒng)的不同組件,最大限度地降低損耗。數(shù)字電源的管理(如電源排序)必須全部
  • 千萬不能小瞧的PCB半孔板2023-06-21 17:34

    PCB半孔是沿著PCB邊界鉆出的成排的孔,當孔被鍍銅時,邊緣被修剪掉,使沿邊界的孔減半,讓PCB的邊緣看起來像電鍍表面孔內有銅。模塊類PCB基本上都設計有半孔,主要是方便焊接,因為模塊面積小,功能需求多,所以通常半孔設計在PCB單只最邊沿,在鑼外形時鑼去一半,只留下半邊孔在PCB上。半孔板的可制造性設計最小半孔最小半孔的工藝制成能力是0.5mm,前提是孔必須
    2797瀏覽量
主站蜘蛛池模板: 久久超碰色中文字幕 | 无码国产成人777爽死 | 嫩草影院精品视频在线观看 | 青青视频国产色偷偷 | 国产精品俺来也在线观看 | 久久精品亚洲热综合一本奇米 | 97久久久久 | 久久亚洲人成国产精品 | 亚洲国产免费观看视频 | YELLOW日本免费观看播放 | 99日精品欧美国产 | 好硬好湿好爽再深一点视频 | 99久免费精品视频在线观看2 | 国产精品视频免费观看 | 免费观看成人毛片 | 一个人在线观看免费高清视频 | 日韩a视频在线观看 | 精品国产麻豆AV无码 | 伊人久久影院 | 皮皮在线精品亚洲 | www免费看.男人的天堂 | 爱豆剧果冻传媒在线播放 | 97色伦在色在线播放 | 羞羞影院午夜男女爽爽免费 | 国产亚洲人成在线视频 | 日本免费一本天堂在线 | 国产免费69成人精品视频 | 国产欧美精品一区二区色综合 | 亚洲日本欧美国产在线视 | 中文字幕在线久热精品 | 秋霞影音先锋一区二区 | 久久精品无码一区二区日韩av | 日本另类xxxx | 99国产精品综合AV无码 | 99精品免费久久久久久久久日本 | 亚洲乱码AV久久久久久久 | 青青热久久综合网伊人 | 果冻传媒在线观看资源七夕 | 免费高清在线影片一区 | jizzxxxx18中国内地 | 干了快生了的孕妇 |